Part Number Hot Search : 
FM202L 2SC2713 DTL9503 K400101 D6345C W567S010 56WVHAC3 MAX4996
Product Description
Full Text Search
 

To Download AD7680 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  AD7680 a rev. pre 11/02 information furnished by analog devices is believed to be accurate and reliable. however, no responsibility is assumed by analog devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. no license is granted by implication or otherwise under any patent or patent rights of analog devices. one technology way, p.o. box 9106, norwood, ma 02062-9106, u.s.a. tel: 781/329-4700 www.analog.com fax: 781/326-8703 analog devices, inc., 2002 3mw, 100ksps, 16-bit adc in 6 lead sot-23 preliminary technical data preliminary technical data functional block diagram features fast throughput rate: 100ksps specified for v dd of 2.5 v to 5.25 v low power: 2.5mw typ at 100ksps with 3v supplies 15mw typ at 100ksps with 5v supplies wide input bandwidth: 85db snr at 10khz input frequency flexible power/serial clock speed management no pipeline delays high speed serial interface spi/qspi/ wire/dsp compatible standby mode: 0.5 a max 6-lead sot-23, and 8-lead msop packages applications battery-powered systems personal digital assistants medical instruments mobile communications instrumentation and control systems remote data acquisition systems high-speed modems optical sensors general description the AD7680 is a 16-bit, fast, low power, successive-ap- proximation adc. the part operates from a single 2.5 v to 5.25 v power supply and features throughput rates up to 100ksps. the part contains a low-noise, wide band- width track/hold amplifier which can handle input fre- quencies in excess of 100khz. the conversion process and data acquisition are controlled using cs and the serial clock, allowing the devices to interface with microprocessors or dsps. the input signal is sampled on the falling edge of cs and the conversion is also initiated at this point. there are no pipelined delays associated with the part. the ad7860 uses advanced design techniques to achieve very low-power dissipation at fast throughput rates. the reference for the part is taken internally from v dd. this allows the widest dynamic input range to the adc. thus the analog input range for the part is 0 to v dd . the conversion rate is determined by the sclk frequency. product highlights 1. first 16-bit adc in a sot-23 package. 2. high throughput with low power consumption 3. flexible power/serial clock speed management the conversion rate is determined by the serial clock allowing the conversion time to be reduced through the serial clock speed increase. this allows the average power consumption to be reduced when a powerdown mode is used while not converting. the part also features a shut- down mode to maximize power efficiency at lower throughput rates. power consumption is 0.5 a max when in shutdown. 4. reference derived from the power supply. 5. no pipeline delay the part features a standard successive-approximation adc with accurate control of the sampling instant via a cs input and once off conversion control. t/h v in AD7680 v dd 16-bit successive approximation adc sclk control logic sdata  gnd
?2? rev. pre AD7680?specifications 1 ( v dd = +2.5 v to +5.25 v, f sclk = 2.5mhz, f sample = 100ksps unless otherwise noted; t a = t min to t max , unless otherwise noted.) preliminary technical data parameter b version 1 units test conditions/comments 3v 5v dynamic performance f in = 10khz sine wave signal to noise + distortion (sinad) 2 81 db min signal to noise ratio (snr) 2 82 83 db min 85 86 db typ total harmonic distortion (thd) 2 -95 -95 db typ peak harmonic or spurious noise (sfdr) 2 -99 -99 db typ intermodulation distortion (imd) 2 second order terms -90 -90 db typ third order terms -90 -90 db typ aperture delay 10 10 ns max aperture jitter 30 30 ps typ full power bandwidth tbd mhz typ @ 3 db tbd mhz typ @ 0.1 db dc accuracy no missing codes 15 14 bits min integral nonlinearity 3 4 4 lsb max offset error 3 5 5 lsb max gain error 3 5 10 lsb max analog input input voltage ranges 0 to v dd volts dc leakage current 1 a max input capacitance 30 pf typ logic inputs input high voltage, v inh 2.4 2.4 v min input low voltage, v inl 0.4 0.8 v max input current, i in 1 1 a max typically 10 na, v in = 0 v or v dd input capacitance, c in 2,3 10 10 pf max logic outputs output high voltage, v oh v dd -0.2 v min i source = 200 a; v dd = 2.5 v to 5.25 v output low voltage, v ol 0.4 v max i sink =200 a floating-state leakage current 1 a max floating-state output capacitance 2,3 10 pf max output coding straight (natural) binary conversion rate conversion time 8 s max 20 sclk cycles with sclk at 2.5mhz 9.6 s max 24 sclk cycles with sclk at 2.5mhz track/hold acquisition time 500 ns max full-scale step input 400 ns max sine wave input <= 10khz throughput rate 100 ksps see serial interface section power requirements v dd +2.5/+5.25 v min/max i dd digital i/ps = 0v or v dd . normal mode(static) 0.95 3.55 ma max sclk on or off. normal mode (operational) 0.9 3.25 ma max f sample = 100 ksps full power-down mode 0.5 0.5 a max sclk on or off. power dissipation 4 normal mode (operational) 2.85 16.25 mw max f sample = 100 ksps full power-down 1.5 2.5 w max notes 1 temperature ranges as follows: b version: ?40c to +85c. 2 see terminology. 3 sample tested @ +25c to ensure compliance. 4 see power versus throughput rate section. specifications subject to change without notice.
?3? rev. pre AD7680 preliminary technical data limit at t min , t max parameter units description 3 v 5v f sclk 2 10 10 khz min 2.5 2.5 mhz max t convert 20 x t sclk 20 x t sclk min t quiet 50 50 ns min minimum quiet time required between bus relinquish and start of next conversion t 1 10 10 ns min minimum cs pulse width t 2 10 10 ns min cs to sclk setup time t 3 3 20 20 ns max delay from cs until sdata 3-state disabled t 4 3 40 40 ns max data access time after sclk falling edge t 5 0.4t sclk 0.4t sclk ns min sclk low pulse width t 6 0.4t sclk 0.4t sclk ns min sclk high pulse width t 7 10 10 ns min sclk to data valid hold time t 8 4 25 25 ns max sclk falling edge to sdata high impedance t power-up 5 11 s typ power up time from full power-down. timing specifications 1 notes 1 sample tested at +25c to ensure compliance. all input signals are specified with tr = tf = 5 ns (10% to 90% of v dd ) and timed from a voltage level of 1.6 volts. 2 mark/space ratio for the sclk input is 40/60 to 60/40. 3 measured with the load circuit of figure 1 and defined as the time required for the output to cross 0.8 v or 2.0 v. 4 t 8 is derived form the measured time taken by the data outputs to change 0.5 v when loaded with the circuit of figure 1. the measured number is then extrapolated back to remove the effects of charging or discharging the 50 pf capacitor. this means that the time, t 8 , quoted in the timing characteristics is the true bus relinquish time of the part and is independent of the bus loading. 5 see power-up time section. specifications subject to change without notice. ( v dd = +2.5 v to +5.25 v; t a = t min to t max , unless otherwise noted.) caution esd (electrostatic discharge) sensitive device. electrostatic charges as high as 4000 v readily accumulate on the human body and test equipment and can discharge without detection. although the AD7680 features proprietary esd protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. therefore, proper esd precautions are recommended to avoid performance degradation or loss of functionality. absolute maximum ratings 1 (t a = +25c unless otherwise noted) v dd to gnd .........................................?0.3 v to +7 v analog input voltage to gnd....... ?0.3 v to v dd + 0.3 v digital input voltage to gnd.................?0.3 v to +7 v digital output voltage to gnd.....?0.3 v to v dd + 0.3 v input current to any pin except supplies 2 .........10 ma operating temperature range commercial (b version).....................?40c to +85c storage temperature range..............?65c to +150c junction temperature........................................+150c sot-23 package, power dissipation..................450 mw  ja thermal impedance ...............................229.6c/w  jc thermal impedance .................. ..............91.99c/w msop package, power dissipation..................450 mw  ja thermal impedance ...............................205.9 c/w  jc thermal impedance .................. .............. 43.74c/w lead temperature, soldering vapor phase (60 secs)...................................215c infared (15 secs)...........................................220c esd...................................................................3.5kv figure 1. load circuit for digital output timing specifications notes 1 stresses above those listed under ?absolute maximum ratings? may cause permanent damage to the device. this is a stress rating only and functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. exposure to absolute maximum rating conditions for extended periods may affect device reliability. 2 transient currents of up to 100 ma will not cause scr latch up. +1.6 v i ol 200a 200a i oh to output pin c l 50pf
AD7680 ?4? rev. pre preliminary technical data pin function description pin mnemonic function v dd power supply input. the v dd range for the AD7680 is from +2.5v to +5.25v. g n d analog ground. ground reference point for all circuitry on the AD7680. all analog input signals should be referred to this gnd voltage. v in analog input. single-ended analog input channel. the input range is 0 to v dd . sclk serial clock. logic input. sclk provides the serial clock for accessing data from the part. this clock input is also used as the clock source for the AD7680's conversion process. sdata d ata out. logic output. the conversion result from the AD7680 is provided on this output as a serial data stream. the bits are clocked out on the falling edge of the sclk input. the data stream from the AD7680 consists of 4 leading zeros followed by 16 bits of conversion data which is provided msb first. this will be followed by 4 trailing zeroes if cs is held low for a total of 24 sclk cycles. see serial interface section. cs chip select. active low logic input. this input provides the dual function of initiating con- versions on the AD7680 and framing the serial data transfer. n c no connect. this pin should be left unconnected. AD7680 pin configurations ordering guide linearity package model range error (lsb) 1 option 2 branding AD7680brj -40c to +85c 2 typ rj-6 c q b AD7680brm -40c to +85c 2 typ rm-8 c q b notes 1 linearity error here refers to integral nonlinearity 2 rt = sot-23. 2 rm = msop. msop sot-23 AD7680 top view 1 2 3 4 5 6  sdata sclk v dd gnd v in (not to scale) AD7680 top view 1 2 3 4 5 6 7 8  sdata sclk v dd gnd v in (not to scale) gnd nc
?5? rev. pre AD7680 preliminary technical data terminology integral nonlinearity this is the maximum deviation from a straight line pass- ing through the endpoints of the adc transfer function. the endpoints of the transfer function are zero scale, a point 1/2 lsb below the first code transition, and full scale, a point 1/2 lsb above the last code transition. differential nonlinearity this is the difference between the measured and the ideal 1 lsb change between any two adjacent codes in the adc. offset error this is the deviation of the first code transition (00 . . . 000) to (00 . . . 001) from the ideal, i.e agnd + 1lsb gain error this is the deviation of the last code transition (111 . . . 110) to (111 . . . 111) from the ideal (i.e., v ref ? 1 lsb) after the offset error has been adjusted out. track/hold acquisition time the track/hold amplifier returns into track mode at the end of conversion. track/hold acquisition time is the time required for the output of the track/hold amplifier to reach its final value, within 0.5 lsb, after the end of conversion. see serial interface timing section for more details. signal to (noise + distortion) ratio this is the measured ratio of signal to (noise + distor- tion) at the output of the a/d converter. the signal is the rms amplitude of the fundamental. noise is the sum of all nonfundamental signals up to half the sampling frequency (f s /2), excluding dc. the ratio is dependent on the number of quantization levels in the digitization process; the more levels, the smaller the quantization noise. the theoretical signal to (noise + distortion) ratio for an ideal n-bit converter with a sine wave input is given by: signal to ( noise + distortion ) = (6.02 n + 1.76) db thus for a 16-bit converter, this is 98 db. total harmonic distortion total harmonic distortion (thd) is the ratio of the rms sum of harmonics to the fundamental. for the ad7860, it is defined as: where v 1 is the rms amplitude of the fundamental and v 2 , v 3 , v 4 , v 5 and v 6 are the rms amplitudes of the second through the sixth harmonics. peak harmonic or spurious noise peak harmonic or spurious noise is defined as the ratio of the rms value of the next largest component in the adc output spectrum (up to f s /2 and excluding dc) to the rms value of the fundamental. normally, the value of this specification is determined by the largest harmonic in the spectrum, but for adcs where the harmonics are buried in the noise floor, it will be a noise peak. intermodulation distortion with inputs consisting of sine waves at two frequencies, fa and fb, any active device with nonlinearities will create distortion products at sum and difference frequencies of mfa nfb where m, n = 0, 1, 2, 3, etc. intermodulation distortion terms are those for which neither m nor n are equal to zero. for example, the second order terms in- clude (fa + fb) and (fa ? fb), while the third order terms include (2fa + fb), (2fa ? fb), (fa + 2fb) and (fa ? 2fb). the AD7680 is tested using the ccif standard where two input frequencies nearthe top end of the input bandwidth are used. in this case, the second order terms are usually distanced in frequency from the original sine waves while the third order terms are usually at a frequency close to the input frequencies. as a result, the second and third order terms are specified separately. the calculation of the intermodulation distortion is as per the thd specification where it is the ratio of the rms sum of the individual dis- tortion products to the rms amplitude of the sum of the fundamentals expressed in dbs. thd (db ) = 20 log v 2 2 + v 3 2 + v 4 2 + v 5 2 + v 6 2 v 1
AD7680 ?6? rev. pre preliminary technical data performance curves tpc 1 shows a typical fft plot for the AD7680 at 100ksps sample rate and 10khz input frequency. tpc 2 shows the signal-to-(noise+distortion) ratio performance versus input frequency for various supply voltages while sampling at 100ksps with an sclk of 2.5mhz. tpc 3 shows a graph of total harmonic distortion versus analog input frequency for various supply voltages, while tpc 4 shows a graph of total harmonic distortion versus analog input frequency for various source impedances. see analog input section. tpc 5 and tpc 6 show typical dnl and inl plots for the AD7680. typical performance characteristics tpc 1. AD7680 dynamic performance at 100 ksps tpc 2. AD7680 sinad vs. analog input frequency for various supply voltages at 100 ksps tbd tbd tpc 3. AD7680 thd vs. analog input frequency for various supply voltages at 100 ksps tpc 4. AD7680 thd vs. analog input frequency for various source impedances tbd tbd tpc 6. AD7680 typical inl tbd
?7? rev. pre AD7680 preliminary technical data tpc 7. AD7680 typical dnl tbd circuit information the AD7680 is a fast, low power, 16-bit, single supply, a/d converter. the part can be operated from a 2.5v to 5.25v supply. when operated from either a 5v or 3v supply, the AD7680 is capable of throughput rates of 100 ksps when provided with a 2.5mhz clock. the AD7680 provides the user with an on-chip track/ hold, a/d converter, and a serial interface housed in a tiny 6-lead sot-23 package or 8-ld msop package which offer the user considerable space saving advantages over alternative solutions. the serial clock input accesses data from the part and also provides the clock source for the successive-approximation a/d converter. the analog in- put range for the AD7680 is 0 to v dd . an external refer- ence is not required for the adc, nor is there a reference on-chip. the reference for the AD7680 is derived from the power supply and thus gives the widest dynamic input range. the AD7680 also features a power-down option to save power between conversions. the power-down feature is implemented across the standard serial interface as de- scribed in the modes of operation section. converter operation the AD7680 is a 16-bit, successive approximation ana- log-to -digital converter based around a capacitive dac. the AD7680 can convert analog input signals in the range 0 v to v dd . figures 2 and 3 show simplified schematics of the adc. the adc comprises of control logic, sar and a capacitive dac, which are used to add and subtract fixed amounts of charge from the sampling capacitor to bring the comparator back into a balanced condition. fig- ure 2 shows the adc during its acquisition phase. sw2 is closed and sw1 is in position a. the comparator is held in a balanced condition and the sampling capacitor ac- quires the signal on the selected v in channel. when the adc starts a conversion, see figure 3, sw2 will open and sw1 will move to position b causing the com- parator to become unbalanced. the control logic and the capacitive dac are used to add and subtract fixed amounts of charge from the sampling capacitor to bring the comparator back into a balanced condition. when the comparator is rebalanced the conversion is complete. the control logic generates the adc output code. figure 4 shows the adc transfer function. figure 3. adc conversion phase figure 2. adc acquisition phase capacitive dac v in comparator control logic sw1 a b sw2 v dd /2 sampling capacitor acquisition phase capacitive dac v in comparator control logic sw1 a b sw2 v dd /2 sampling capacitor conversion phase analog input figure 4 shows an equivalent circuit of the analog input structure of the AD7680. the two diodes d1 and d2 provide esd protection for the analog inputs. care must be taken to ensure that the analog input signal never ex- ceeds the supply rails by more than 300mv. this will cause these diodes to become forward biased and start conducting current into the substrate. 10ma is the maxi- mum current these diodes can conduct without causing irreveversible damage to the part. the capacitor c1 in figure 4 is typically about 4pf and can primarily be at- tributed to pin capacitance. the resistor r1 is a lumped component made up of the on resistance of a switch (track v in d1 v dd d2 r1 c2 30pf c1 4pf conversion phase - switch open track phase - switch closed figure 4. equivalent analog input circuit
AD7680 ?8? rev. pre preliminary technical data adc transfer function the output coding of the AD7680 is straight binary. the designed code transitions occur at successive integer lsb values (i.e., 1 lsb, 2 lsbs, etc.). the lsb size is = v dd /65536. the ideal transfer characteristic for the AD7680 is shown in figure 5. figure 5. AD7680 transfer characteristic 000...000 0v analog input 111...111 000...001 000...010 111...110 111...000 011...111 1lsb +v dd -1lsb 1lsb = v dd /65536 and hold switch). this resistor is typically about 100  . the capacitor c2 is the adc sampling capacitor and has a capacitance of 30pf typically. for ac applications, re- moving high frequency components from the analog input signal is recommended by use of an rc low-pass filter on the relevant analog input pin. in applications where har- monic distortion and signal to noise ratio are critical the analog input should be driven from a low impedance source. large source impedances will significantly affect the ac performance of the adc. this may necessitate the use of an input buffer amplifier. the choice of the op amp will be a function of the particular application. when no amplifier is used to drive the analog input the source im- pedance should be limited to low values. the maximum source impedance will depend on the amount of total har- monic distortion (thd) that can be tolerated. the thd will increase as the source impedance increases and per- formance will degrade (see tpc4). typical connection diagram figure 6 shows a typical connection diagram for the AD7680. v ref is taken internally from v dd and as such should be well decoupled. this provides an analog input range of 0 v to v dd . the conversion result is output in a 24-bit word, or alternatively all 16 bits of the conversion result may be accessed using a minimum of 20 sclks. this 20-/24-bit data stream consists of a four leading zeros, followed by the 16 bits of conversion data followed by four trailing zeros in the case of the 24 sclk transfer. for applications where power consumption is of concern, the power-down mode should be used between conversions or bursts of several conversions to improve power perfor- mance. see modes of operation section of the datasheet. in fact, because the supply current required by the AD7680 is so low, a recision reference can be used as the supply source to the AD7680. for example, a ref19x voltage reference ( ref195 for 5 v or ref193 for 3 v etc.) can be used to supply the required voltage to the adc (see figure 6). this configuration is especially use- ful if the power supply available is quite noisy or if the system supply voltages are at some value other than the required operating voltage of the AD7680 (e.g. 15v). the ref19x will output a steady voltage to the AD7680. figure 6. typical connection diagram tbd digital inputs the digital inputs applied to the AD7680 are not limited by the maximum ratings which limit the analog inputs. instead, the digital inputs applied can go to 7v and are not restricted by the v dd +0.3v limit as on the analog inputs. for example, if the AD7680 was operated with a v dd of 3v, then 5v logic levels could be used on the digi- tal inputs. however, it is important to note that the data output on sdata will still have 3 v logic levels when v dd = 3 v. another advantage of sclk, and cs not being restricted by the v dd + 0.3 v limit is the fact that power supply sequencing issues are avoided. ifone of these digital inputs is applied before v dd then there is no risk of latch-up as there would be on the analog inputs if a signal greater than 0.3 v was applied prior to v dd . modes of operation the mode of operation of the AD7680 is selected by con- trolling the (logic) state of the cs signal during a conver- sion . there are two possible modes of operation, normal mode and power-down mode. the point at which cs is pulled high after the conversion has been initiated will determine whether the AD7680 will enter power-down mode or not. similarly, if already in power-down then cs can control whether the device will return to normal operation or remain in power-down. these modes of op- eration are designed to provide flexible power manage- ment options. these options can be chosen to optimize the power dissipation/throughput rate ratio for differing application requirements.
?9? rev. pre AD7680 preliminary technical data power-down mode this mode is intended for use in applications where slower throughput rates are required; either the adc is powered down between each conversion, or a series of conversions may be performed at a high throughput rate and then the adc is powered down for a relatively long duration between these bursts of several conversions. when the AD7680 is in power down, all analog circuitry is powered down. to enter power-down, the conversion process must be interrupted by bringing cs high anywhere after the second falling edge of sclk and before the tenth falling edge of sclk as shown in figure 8. once cs has been brought high in this window of sclks, then the part will enter power down and the conversion that was intiated by the falling edge of cs will be terminated and sdata will go back into tri-state. if cs is brought high before the second sclk falling edge, then the part will remain in normal mode and will not power-down. this will avoid accidental powerdown due to glitches on the cs line. in order to exit this mode of operation and power the AD7680 up again, a dummy conversion is performed. on the falling edge of cs the device will begin to power up, and will continue to power up as long as cs is held low until after the falling edge of the tenth sclk. the device will be fully powered up once at least 16 sclks ( or ap- proximately 6us) have elapsed and valid data will result from the next conversion as shown in figure 9. if cs is brought high before the tenth falling edge of sclk, re- gardless of sclk frequency, then the AD7680 will go back into power down again. this avoids accidental power up due to glitches on the cs line or an inadvertent burst of 8 sclk cycles while cs is low. so although the device may begin to power up on the falling edge of cs , it will power down again on the rising edge of cs as long as it occurs before the tenth sclk falling edge. figure 7. normal mode operation sclk 4 leading zeros + conversion result cs sdata 1 20 10 sclk three-state cs sdata 1 20 10 2 figure 8. entering power down mode normal mode this mode is intended for fastest throughput rate perfor- mance as the user does not have to worry about any power-up times with the AD7680 remaining fully-powered all the time. figure 7 shows the general diagram of the operation of the AD7680 in this mode. the conversion is iniated on the falling edge of cs as described in the serial interface section. to ensure the part remains fully powered up at all times cs must remain low until at least 10 sclk falling edges have elapsed after the falling edge of cs . if cs is brought high any time after the 10th sclk falling edge but before the 20th sclk falling edge the part will remain powered up but the conversion will be terminated and sdata will go back into tri-state. at least twenty serial clock cycles are required to complete the conversion and access the com- plete conversion result. a total of twenty-four sclk cycles will access four trailing zeros in addtion. cs may idle high until the next conversion or may idle low until cs returns high sometime prior to the next conversion, (effectively idling cs low). once a data transfer is complete (sdata has returned to tri-state), another conversion can be initiated after the quiet time, t quiet , has elapsed by bringing cs low again. figure 9. exiting power down mode sclk cs sdata invalid data valid data 1 10 20 20 1 the part begins to power up t power up the part is fully powered up with v in fully acquired
?10? rev. pre AD7680 preliminary technical data serial interface figure 12 shows the detailed timing diagram for serial interfacing to the AD7680. the serial clock provides the conversion clock and also controls the transfer of informa- tion from the AD7680 during conversion. the cs signal initiates the data transfer and conversion process. the falling edge of cs puts the track and hold into hold mode, takes the bus out of tristate and the ana- log input is sampled at this point. the conversion is also initiated at this point and will require at least 20 sclk cycles to complete. once 17 sclk falling edges have elapsed, then the track and hold will go back into track on the next sclk rising edge. figure 12 shows a 24 sclk transfer which allows for a 100ksps throughput rate. on the 24th sclk falling edge the sdata line will go back into tristate. if the rising edge of cs occurs before 24 sclks have elapsed then the conversion will be termi- nated and the sdata line will go back into tri-state, otherwise sdata returns to tri-state on the 24th sclk falling edge as shown in figure 12. a minimum of twenty serial clock cycles are required to perform the conversion process and to access data from the AD7680. cs going low provides the first leading zero to be read in by the microcontroller or dsp. the remaining data is then clocked out by subsequent sclk falling edges beginning with the 2nd leading zero, thus the first falling clock edge on the serial clock has the first leading zero provided and also clocks out the second leading zero. the data transfer will consist of four leading zeros followed by the sixteen bits of data followed by four trailing zeros, if a 24 sclk transfer is used as in figure 12. the final bit ( 4th trailing zero) in the data transfer is valid on the 24th falling edge, having being clocked out on the previous (23rd) falling edge. if a 20 sclk transfer is used as shown in figure 13, then the data output stream will only consist of four leading zeros followed by sixteen bits of data with the final bit valid on the 20th sclk falling edge. a 20 sclk transfer will allow for a shorter cycle time and hence a faster throughput rate to be achieved. it is also possible to take valid data on each sclk rising edge rather than falling edge as the sclk cycle time is long enough to ensure the data is ready on the rising edge of sclk. however, the first leading zero will still be driven by the cs falling edge and so can only be taken on the first sclk falling edge. it may be ignored and the first rising edge of sclk after the cs falling edge would have the second leading zero provided and the 23rd rising sclk edge would have the final trailing zero provided. this method may not work with most micros/dsps, but could possibly be used with fpgas and asics. figure 12. AD7680 serial interface timing diagram - 24 sclk transfer figure 13. AD7680 serial interface timing diagram - 20 sclk transfer  sclk 1 5 19 sdata 3-state t 4 2 34 t 5 t 3 t 2 3-state db0 t 6 t 7 18 zero 0 db1 t 8a db15 4 leading zeros zero zero 20 t 1 t quiet t convert 0  sclk 1 5 19 sdata 3-state t 4 2 34 22 t 5 t 3 t 2 3-state db0 t 6 t 7 18 zero 0 db1 zero 21 4 trailing zeros t 8 24 db15 4 leading zeros zero zero zero zero zero 23 20 t 1 t quiet t convert
AD7680 ?11? rev. pre outline dimensions dimensions shown in inches and (mm). preliminary technical data 6-lead sot23 (rj-6) 8-lead msop package [msop] (rm-8) 0.122 (3.10) 0.106 (2.70) pin 1 0.118 (3.00) 0.098 (2.50) 0.075 (1.90) bsc 0.037 (0.95) bsc 1 3 4 5 6 2 0.071 (1.80) 0.059 (1.50) 0.009 (0.23) 0.003 (0.08) 0.022 (0.55) 0.014 (0.35) 10  0 0.020 (0.50) 0.010 (0.25) 0.006 (0.15) 0.000 (0.00) 0.051 (1.30) 0.035 (0.90) seating plane 0.057 (1.45) 0.035 (0.90)       
  


               
   




▲Up To Search▲   

 
Price & Availability of AD7680

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X